## PHYSICAL CHARACTERISTICS OF AL/N-CDS THIN-FILM SCHOTTKY DIODE AT HIGH TEMPERATURES

A.A. AL hattami<sup>1,2\*</sup>, J.R. Rathod<sup>2</sup>, E.A. Kadash<sup>1</sup>, H.S. Patel<sup>2</sup>, K.D. Patel<sup>2</sup>, V.M. Pathak<sup>2</sup>

<sup>1</sup>Department of Physics, Hodeidah University, Hodeidah city, Republic of Yemen <sup>2</sup>Department of Physics, Sardar Patel University, Vallabh vidyanagar–388 120, Gujarat, India

(Received: January 2013 / Revised: April 2013 / Accepted: June 2013)

## ABSTRACT

Cadmium sulphide (CdS), a member of group II-VI semiconductors, is a promising material based on its applications. The present investigations describe the preparation and electrical characterization of CdS thin films. CdS thin films with thickness of 1000 nm were deposited by vacuum evaporation at room temperature. Characteristic parameters of Schottky junctions formed by a thermal vapor deposition of 500 nm of Al films on pre-coated CdS glass substrates were obtained experimentally from the I-V characteristics in the temperature range of 303–393 K. Diode parameters, such as the zero-bias barrier height  $\phi_{b0}$ , flat band barrier height  $\Phi_{bf}$ , ideality factor  $\eta$ , and series resistance  $R_S$  were investigated using the thermionic emission method.

Keywords: Barrier characteristics; Diode; High temperature I-V; Schottky junction

### 1. INTRODUCTION

Metal-semiconductor (MS) structures are important research tools in the characterization of new semiconductor materials; at the same time, the fabrication of these structures plays a vital role in constructing useful technological devices (Reddy et al., 2011). The physical properties of the interfaces between metals and semiconductors depend on surface preparation conditions (Rhoderick & Williams, 1988; Sarpatwari, 2009). Many models have been developed to understand the origins and behaviors of potential barriers at the interfaces of MS contacts. Significant efforts are being made to arrive at a more realistic interpretation of characterizing parameters of real Schottky diodes (Margaritondo, 1999; Mathai et al., 2010). Until now, the current-voltage (I-V) measurement method has been used widely to explore the trap states in the Schottky diode by evaluating the diode ideality factor (Jang et al., 2005). The use of CdS thin film polycrystalline semiconductors has attracted interest for an expanding variety of applications in various electronic and optoelectronic devices (Gupta et al., 2009; Kumar et al., 2011; Chand & Kumar, 1997). Cadmium sulphides are compound semiconductors with a wide range of potential applications (Kathirvel et al., 2011; Saikia et al., 2012). These materials have existed in cubic or hexagonal forms; they are wide-direct-band gap semiconductors (Mahdi et al., 2009). Many techniques have been used for the deposition of CdS thin films. These include thermal evaporation, sputtering, chemical bath deposition, spray pyrolysis, metal organic chemical vapor deposition (MOCVD), molecular beam epitaxy, electro deposition, and photochemical deposition (Barote et al., 2011; Ogah et al., 2008; Guneria et al., 2010; Rusu et al., 2005). MS contacts are used frequently in integrated circuits and light detectors, and as solar cells.

<sup>&</sup>lt;sup>\*</sup> Corresponding author's email: arwa200588@yahoo.com, Tel. +91-9510-305211, Fax: +91-2692-236475 Permalink/DOI: http://dx.doi.org/10.14716/ijtech.v5i1.112

Schottky barrier diodes (SBDs), such as Al/CdS, which has a rectifying nature, are among the simplest MS contact devices (Barote et al., 2011). Thus, the primary objectives of this study are the preparation of Schottky diodes and the examination of its electrical parameters. Electrical properties depend highly on chemical composition. For this study, we carried out energy dispersive analysis of X-rays (EDAX). Based on I-V characteristics of the Al/n-CdS junction at high temperatures, we calculated junction parameters, such as barrier height, ideality factor, series resistance, and saturation current.

## 2. EXPERIMENTAL

CdS films of 1000 nm thickness were evaporated thermally and deposited on chemically and ultrasonically cleaned glass substrates with the help of a vacuum coating unit (12A4D, HHV). All components of the vacuum chamber were cleaned first with acetone. A clean evaporation source (molybdenum boat) was fixed in the filament holder inside the chamber. A CdS charge formed with a purity of 99.99% was kept in the molybdenum boat. The glass substrate was cleaned by acetone and ultrasonic vibrations. The substrate was kept on the substrate holder, and the crystal monitor was placed near it to measure the thickness during the deposition process. The chamber was evacuated at a pressure greater than  $1.33 \times 10^{-3}$  Pa with the combination of rotary and diffusion pumps. A vacuum of  $1.33 \times 10^{-3}$  Pa was attained in the vacuum chamber; to obtain the Schottky barrier, Al film of 500 nm was deposited on CdS thin films using thermal evaporation, then I-V measurements were characterized to analyze the parameters of the Al/n-CdS junction.

The EDAX of the grown crystals in the present investigation was carried out using the electron microscope (Make: Philips, Model: XL 30 ESEM) at the Sophisticated Instrumentation Center for Applied Research and Testing (SICART). The stoichiometric proportion of the constituent elements data was obtained from EDAX.

The I-V-T data were acquired using Keithley's 4200 semiconductor characterization system, along with Lakeshore's Closed Cycle Refrigerator (CCR 75014). The temperature was monitored and controlled by a Lakeshore temperature controller (Model 340) with an accuracy of  $\pm 0.1$ K. I-V data were taken from 300 K down to 40 K at intervals of 20 K. Therefore, the measured I-V characteristics were in the temperature range of 300–40 K.

# 3. RESULTS AND DISCUSSION

# **3.1. EDAX**

EDAX of prepared films was carried out using the electron microscope at SICART. The results are shown in Figure 1.



Figure 1 EDAX results of vacuum-evaporated CdS thin film at room temperature

The stoichiometric proportion of the constituent elements obtained from EDAX was in agreement with expected values (Table 1).

| Elements | Wt %<br>obtained<br>from EDAX | Wt % calculated theoretically |  |
|----------|-------------------------------|-------------------------------|--|
| Cd       | 69.39                         | 77.80                         |  |
| S        | 22.37                         | 22.19                         |  |
| Si       | 8.24                          | -                             |  |

Table 1 Elemental proportion of Cd and S in CdS thin films characterized by EDAX

It is seen from the results shown in Table 1 that the film deposited was nearly stoichiometric, and the presence of Si was attributed to the glass substrate.

# **3.2.** Current-voltage (I-V) Measurements of Al/n-CdS Schottky Diode at Varied Temperatures

Various methods are used to determine Schottky barrier parameters; these include currentvoltage (I-V) analysis, capacitor-voltage (C-V) analysis, photoelectron spectroscopy, activation energy method, etc. (Farag et al., 2009; Lakshmi et al., 2012; Sze, 1985; Werner, 1988). The I-V analysis method is the simplest of all methods since it involves direct measurement of current voltage and provides first-hand information about the nature of the developed barriers across the interface. For this study, the I-V-T data were acquired using Keithley's 4200 semiconductor characterization system. The nature of the I-V characteristics of Al/n-CdS Schottky diodes at high temperatures are shown in Figure 2.



Figure 2 I-V characteristics of Al/n-CdS Schottky diode at high temperatures

From Figure 2, it is seen that the current under forward bias was significantly high. Current transport through the SBD was due to majority carriers and adherence to the thermionic emission model (Rhoderick & Williams, 1988; Tung, 2001) at low forward biases V.

Based on the thermionic emission theory, the current-voltage characteristics are given by the relationship shown below:

$$I = I_0 \exp\left(\frac{qv}{\eta kT}\right) \left(1 - \exp\left(\frac{-qv}{kT}\right)\right)$$
(1)

where V is the applied voltage drop across the junction barrier, q is the electronic charge, k is Boltzmann's constant, T is the absolute temperature in Kelvin,  $\eta$  is the diode ideality factor, and  $I_0$  is the saturation current—expressed (Tugluoglu et al., 2004; Patel et al., 2010) as:

$$I_0 = AA^*T^2 \exp\left(\frac{-q\Phi_{bo}}{kT}\right)$$
(2)

where A is the diode area and A\* is the Richardson constant 23.4 A·cm<sup>-2</sup>·K<sup>-2</sup> for n-type CdS (Patel et al., 2010). By using the value of I<sub>o</sub>, the barrier height  $\Phi_{b0}$  can be evaluated using the following equation:

$$\Phi_{\rm bo} = \frac{kT}{q} \left( \frac{AA^*T^2}{I_0} \right) \tag{3}$$

where  $\Phi_{b0}$  is the zero-bias barrier height, q is the electron charge, k is Boltzmann's constant, T is temperature, V is the forward-bias voltage, A is the effective diode area, and A\* is the Richardson constant of 23.4 Acm<sup>-2</sup>K<sup>-2</sup>. The ideality factor  $\eta$  can be written as:

$$\eta = \left(\frac{q}{kT}\right) \left(\frac{dv}{d\ln(l)}\right) \tag{4}$$

Also, the flat band barrier height  $\Phi_{bf}$  is given by:

$$\Phi_{\rm bf} = \eta \Phi_{\rm b0} - (\eta - 1) \left(\frac{\rm kT}{q}\right) \ln \left(\frac{\rm N_C}{\rm N_A}\right)$$
(5)

where  $N_c$  and  $N_A$  are effective density of states and carrier concentration, respectively.

The electrical I-V measurements of the Al/n-CdS Schottky diode were taken in the temperature range of 303–393K. The experimental values of  $\Phi_{b0}$  and the ideality factor were determined from intercepts and slopes of the forward bias lnI versus voltage (V) plot according to the thermionic theory. The values of ideality factors, zero-bias barrier height, and flat band barrier height varied from 3.465eV, 0.502eV, and 0.838eV to 1.299eV, 0.559eV, and 0.585eV, respectively (Table 1). From Figure 3, it can be seen that the values of  $\eta$ ,  $\Phi_{b0}$ , and  $\Phi_{bf}$  were functions of temperature in the range of 303–393K. Furthermore, we noted that the flat band barrier height and ideality factor decreased with an increase in temperature, while the zero-bias barrier height increased with an increase in temperature. Since the current transport across the MS interface is a temperature-activated process, electrons at low temperatures are able to surmount the lower barriers; therefore, current transport is dominated by the current flowing through the patches of lower schottky barrier height (SBH) and a large ideality factor. In this research, we noted that as the temperature increased, a greater number of electrons exhibited sufficient energy to surmount the higher barrier, as shown in Figure 3 (Naik & Reddy, 2012).

The zero-bias barrier height  $\phi_{b0}$  decreased with decreasing temperature, and the flat band barrier height  $\phi_{bf}$  increased with decreasing temperature, as shown in Figure 3. Various factors can contribute to a reduction in the zero-bias barrier height at lower temperatures, such as non-homogeneity present at the Al/n-CdS interface, generation and recombination currents in the space charge region, the effect of the image force, and, at low temperatures, tunneling processes and thermally assisted tunneling processes from states in the forbidden gap. The ideality factor

 $\eta$  tended to decrease, showing decreasing non-ideal behavior with increasing temperature (Figure 3).



Figure 3 Variations of  $\eta$ ,  $\phi_{b0}$ , and  $\phi_{bf}$  based on temperature

This behavior may have been due to current transport across the Al/n-CdS interface as a result of a thermally activated process; at low temperatures, electrons are able to surmount the lower barriers (Karadeniz et al., 2005). Therefore, current transport is dominated by the current flowing through patches with a lower Schottky barrier height and a greater ideality factor. The value of an ideality factor greater than one is associated with Fermi level pinning at the interface (Brillson, 1978; Tersoff, 1985) or relatively large voltage drops in the interface region. An interfacial oxide layer may be the possible cause for a higher value of the ideality factor.

| Temperature (K) | η     | $\phi_{b0}\left(eV\right)$ | $\phi_{bf}(eV)$ | $\operatorname{Rs}(\Omega)$ |
|-----------------|-------|----------------------------|-----------------|-----------------------------|
| 303             | 3.465 | 0.502                      | 0.838           | 1710                        |
| 313             | 3.158 | 0.508                      | 0.830           | 1695                        |
| 323             | 2.891 | 0.512                      | 0.731           | 1467                        |
| 333             | 2.529 | 0.515                      | 0.601           | 1381                        |
| 343             | 2.325 | 0.516                      | 0.568           | 1072                        |
| 353             | 1.853 | 0.524                      | 0.564           | 974                         |
| 363             | 1.497 | 0.526                      | 0.543           | 961                         |
| 373             | 1.457 | 0.538                      | 0.567           | 955                         |
| 383             | 1.308 | 0.552                      | 0.581           | 922                         |
| 393             | 1.299 | 0.559                      | 0.585           | 769                         |

Table 2 Ideality factor, series resistance, and Schottky barrier heights of Al/n-CdS Schottky diode in the temperature range of 303–393 K

The series resistance  $R_S$  of the neutral region of the semiconductor bulk (between the depletion region and ohmic contact) and the variation of series resistance is shown in Figure 4. From these curves, it was deduced that the series resistance decreased when the temperature increased from 303 K to 393 K. Generally, a resistance series decreases when the temperature increases, and it tends toward a constant value.



Figure 4 Variation of series resistance for Al/CdS Schottky diode at different temperatures.

#### 4. CONCLUSION

The CdS thickness of 1000 nm was deposited using CdS in charge form. The Schottky barrier Al films of 500 nm were deposited on CdS thin films using the thermal evaporation technique at room temperature. The I-V measurements of the Al/n-CdS Schottky diode were investigated in the range of 303–393K, and the parameters of this diode—ideality factor, flat band barrier height, zero-bias barrier height, and series resistance—were evaluated using the thermionic theory. The zero-bias barrier height increased and the flat band barrier height, ideality factor, and series resistance decreased with increases in temperature.

#### 5. ACKNOWLEDGEMENT

The authors are grateful to SICART for providing technical services to characterize materials.

#### 6. **REFERENCES**

- Barote, M.A., Yadav, A.A., Masumdar, E.U., 2011. Synthesis, Characterization and Photoelectrochemical Properties of n-CdS Thin Films, *Physica B: Physics of Condensed Matter*, Volume 406(10), pp. 1865-1871.
- Brillson, L.J., 1978. Chemical Reactions and Local Charge Redistribution at Metal-CdS and CdSe Interfaces, *Physical Review B*, Volume 18, pp. 2431-2446.
- Chand, S., Kumar, J., 1997. Effect of Barrier Height Distribution on the Behaviour of a Schottky Diode, *Journal of Applied Physics*, Volume 82(10), pp. 5005-5010.
- Farag, A.A.M., Yahia, I.S., Fadel, M., 2009. Electrical and Photovoltaic Characteristics of Al/n-CdS Schottky Diode, *International Journal of Hydrogen Energy*, Volume 34, pp. 4906-4913.
- Guneria, E., Godec, F., Ulutas, C., Kirmizigul, F., Altindemir, G., Gumus, C., 2010. Properties of P-Type SnS Thin Films Prepared by Chemical Bath Deposition, *Chalcogenide Letters*, Volume 7(12), pp. 685-694.
- Gupta, S., Patidar, D., Saxena, N.S., Kananbalasharma, 2009. Electrical Study of Thin Film Al/N-CdS Schottky Junction, *Chalcogenide Letters*, Volume 6(12), pp. 723-731.
- Jang, M., Kim, Y., Jun, M., Lee, S., 2005. Characteristics of Schottky Diode and Schottky Barrier Metal-Oxide-Semiconductor Field-Effect Transistors, *Journal of Semiconductor Technology and Science*, Volume 5(2), pp. 69-76.
- Karadeniz, S., Tu-luo-lu, N., Sahin, M., Safak, H., 2005. Series Resistance Calculation for Ag Contacts on Single Crystal Layered P-SnS and P-SnSe Compound Semiconductors in the Wide Temperature Range, *Microelectron Engineering*, Volume 81, pp. 125-129.

- Kathirvel, D., Suriyanarayanan, N., Prabahar, S., Srikanth, S., 2011. Structural, Electrical and Optical Properties of CdS Thin Films by Vacuum Evaporation Deposition, *Journal of Ovonic Research*, Volume 7(4), pp. 83-92.
- Kumar, V., Sharma, D.K., Bansal, M.K., Dwivedi, D.K., Sharma, T.P., 2011. Synthesis and Characterization of Screen-Printed CdS Films, *Science of Sintering*, Volume 43, pp. 335-341.
- Lakshmi Devi, V., Jyothi, I., Rajagopal Reddy, V., Chel-Jong Choi, 2012. Schottky Barrier Parameters and Interfacial Reactions of Rapidly Annealed Au/Cu Bilayer Metal Scheme on N-type InP, *The Open Applied Physics Journal*, Volume 5, pp.1-9.
- Mahdi, M.A., Kasem, S.J., Hassen, J.J., Swadi, A.A., Ani, S.K.J.A., 2009. Structural and Optical Properties of Chemical Deposition CdS Thin Films, *International Journal of Nanoelectronics and Materials*, Volume 2, pp.163-172.
- Margaritondo, G., 1999. Interface States at Semiconductor Junctions, *Reports on Progress in Physics*, Volume 62(5), pp.765-808.
- Mathai, A.J., Patel, K.D., Srivastava, R., 2010. Stability and Phase Transition Studies of GapWSe<sub>2</sub> Schottky Diode by Current Voltage Temperature Method, *Thin Solid Films*, Volume 518(10), pp. 2695-2700.
- Naik, S.S., Reddy, V.R., 2012. Temperature Dependency and Current Transport Mechanisms of Pd/V/n-type InP Schottky Rectifiers, *Advanced Materials Letters*, Volume 3(3), pp. 188-196.
- Ogah, O.E., Zoppi, G., Forbes, I., Milesx, R.W., 2008. Properties of Thin Films of Tin Sulphide Produced using the Thermal Evaporation Method, 23<sup>rd</sup> European Photovoltaic Solar Energy Conference, September1–5, Valencia, Spain, pp. 2580-2583.
- Parlaktürk, F., Agasiev, A., Tataroğlu, A., Altindal, S., 2007. Current-voltage (I-V) and Capacitance-Voltage (C-V) Characteristics of Au/Bi<sub>4</sub>Ti<sub>3</sub>O<sub>12</sub>/SnO<sub>2</sub> structures, *Gaza University Journal of Science*, Volume 20(4), pp. 97-102.
- Patel, M.M., Patel, K.D., Patel, C.A., Patel, K.K., Pathak, V.M., Srivastava, R., 2010. Temperature Dependent Transport and Barrier Properties of DVT Grown Wse<sub>2</sub>crystals and Schottky Devices, *PRAJNA*—*Journal of Pure and Applied Sciences*, Volume 18, pp. 119-122.
- Reddy, D.S., Reddy, M.B., Reddy, N.N.K., Reddy, V.R., 2011. Schottky Barrier Parameters of Pd/Ti Contacts on N-Type InP Revealed from I-V-T and C-V-T Measurements, *Journal of Modern Physics*, Volume 2(3), pp. 113-123.
- Rhoderick, E.H., Williams, R.H., 1988. Metal-Semiconductor Contacts (Oxford: Clarendon Press), p. 20, 48.
- Rusu, G.I., Prepelita, P., Apetroaei, N., Popa, G., 2005. On the Electronic Transport and Optical Properties of ZnTe Thin Films, *Journal of Optoelectronics and Advanced Materials*, Volume 7(2), pp. 829-835.
- Saikia, R., Kalita, P.K., Datta, P., 2012. Green Synthesized CdS Nanorods for Application in Schottky Type Solar Cell, *International Journal of Chemical Science and Technology*, Volume 2(2), pp. 23-28.
- Sarpatwari, K., 2009. Toward Understanding the Electrical Properties of Metal/Semiconductor Schottky Contacts: The Effects of Barrier Inhomogenities and Geometry in Bulk and Nanoscale Structures, Ph.D. thesis, the Graduate School, the Pennsylvania State University, pp. 4-6.
- Sze, S.M., 1985. Semiconductor Devices: Physics and Technology, 2<sup>nd</sup> Ed., Inc., U.K., John Wiley & Sons, pp. 224-226.
- Tersoff, J., 1985. Schottky Barriers and Semiconductor Band Structures, *Physical Review B*, Volume 32, pp. 6968-6971.

- Tugluoglu, N., Karadeniz, S., Sahin, M., Safak, H., 2004. Temperature-dependent Barrier Characteristics of Ag/p-SnSe Schottky Diodes based on I–V–T Measurements, *Semiconductor Science and Technology*, Volume 19, pp. 1092-1097.
- Tung, R.T., 2001. Recent Advances in Schottky Barrier Concepts, *Materials Science and Engineering: R*, Volume 35(1-3), pp. 1-138.
- Werner, J.H., 1988. Schottky Barrier and pn-junction I/V plots-Small Signal Evaluation, *Journal of Applied Physics A*, Volume 47(3), pp. 291-300.